# Understanding of Rewrite Penalty for Flash Memory SSD based High Performance Computing Real Time Systems

Sanam Shahla Rizvi and Tae-Sun Chung

*Abstract*— Flash memory is continuously been dominating on hard disk drives for high computing applications by last more than two decades. Currently the high capacity MLC flash SSDs are becoming center of attraction for modern real time systems to support their increasing storage and throughput demands. However, special hardware erase-before-write characteristics impose considerable performance penalty on flash storage systems. This paper evaluates the performance of modern MLC flash SSDs in their factory-fresh and used form from well known manufacturers and compares the response time and throughput results. Experimental results based on modern benchmark are provided and discussed to give the better idea to users for suitable storage devices for their real time systems.

*Index Terms*—Flash memory; high performance computing; MLC; real time systems; simulation; SSD.

## I. INTRODUCTION

Flash memory is a non-volatile solid state memory which has many attractive features such as small size, fast access speed, shock resistance, high reliability and light weight. Because of decreasing price and increasing capacity, it is becoming ideal storage media for consumer electronics, embedded systems and multimedia applications like wireless sensor nodes, MP3 players, audio equipments, mobile phones, PDAs, DVDs, camcorders, note books, laptop and personal computers [1]-[5].

Currently, the Multi-level cell (MLC) flash memory is becoming popular for large size applications due to its continuously increasing capacity, decreasing price and high throughput. MLC flash is capable to store more than one bit of data in single memory cell that increases the amount of data storage.

Flash memory array is partitioned into equal sized erase units called blocks, and each block is composed of fixed number of read/write units called pages. Every page has two sections, data area and spare area. The spare section is used to store the metadata about data in data area. Flash memory has three kinds of operations: page-read, page-write and block-erase. The sizes of pages and blocks differ by product.

Even though flash memory has many attractive features, it does not support in-place-update operation due to its erase-before-write characteristics [6]. For updating data on any memory page, system moves large amount of stored data from block containing modifying page to main memory and erases the complete block to rewrite the revised data. Thus, on every update, costly data migration and lengthy erase operation highly degrade the overall system performance. Further more, erase-before-write hurdle increases with time when memory is exhausted and there is not enough space remaining to store future data. In that case, system triggers frequent erase operations on memory blocks to clean obsolete data for providing free space to new data. This process again degrades considerable system performance in terms of response time and throughput.

Previous researchers have provided many remarkable flash based system architectures and layer designs as [1]-[5],[7]-[15]. However, very few schemes particularly addressed the MLC features and challenges as [16]-[18]. In our knowledge, there is not any research presented before that did not append their in-house developed software modules and demonstrated the evaluations only on market particulars expect the recently presented simulation based paper [19]. However, the research in [19] does not consider the rewrite penalty over storage systems and only compares the throughput performance between flash SSD drives and hard disk drives.

This paper evaluates the performance penalty on rewrite operation for the flash drives in their factory-fresh and used form from two well known manufacturers on their market specifications. Further more the simulation results for response time, data throughput and CPU utilization are discussed for fair evaluation of storage mediums to give the choice to users to select the right product that better suits their storage needs.

### II. PERFORMANCE EVALUATION

## A. Simulation Methodology

An experimental test-bed is build with four modern MLC flash SSDs from Samsung and Intel manufacturers. Table I compares the specifications of all four, Samsung A [20], Samsung B [21], Intel A [22], and Intel B [23] drives.

First test is applied to compare the obtained response time from Samsung factory-fresh devices with empty pages and used devices after applying 4K random writes.

Second test is applied on all four drives to evaluate the throughput performance. HD Tach v3.01 [24] benchmark is used to determine the sequential read speed, random access speed, interface burst speed and CPU utilization of the drive where burst throughput is the speed that data can be accessed from the drive's read-ahead memory register. This measures the speed of the drive and controller interface. To demonstrate the performance effectiveness, benchmark is executed three times and averaged the obtained results.

Manuscript received April 5, 2012; revised May 12, 2012.

S. S. Rizvi is with the Department of Computer Science, Military College of Signals, National University of Sciences and Technology (NUST), Islamabad, Pakistan (e-mail: ssrizvi@mcs.edu.pk).

T. S. Chung is with the School of Information and Computer Engineering, Ajou University Suwon, Korea (e-mail: tschung@ajou.ac.kr).

| TABLE I: THE ARRANGEMENT OF CHANNELS |           |           |           |           |
|--------------------------------------|-----------|-----------|-----------|-----------|
|                                      | Samsung A | Samsung B | Intel A   | Intel B   |
| Density                              | 256GB     | 256GB     | 32GB      | 80GB      |
| Max. Reads                           | 220MB/s   | 220MB/s   | 250MB/s   | 250MB/s   |
| Max. Writes                          | 200MB/s   | 200MB/s   | 170MB/s   | 70MB/s    |
| Endurance<br>Cycles (typ.)           | 10,000    | 10,000    | 100,000   | 10,000    |
| MTBF(Hours)                          | 1,000,000 | 1,000,000 | 1,200,000 | 1,200,000 |

# B. Experimental Results

Fig. 1. shows the results in unit of milliseconds obtained by first test where response time of Samsung A and B factory-fresh drives with empty pages and used drives after applying 4k random writes is compared. As figure shows, both drives reduce their response time and degrade their performance overall 93% after being used due to block rewrite penalty.

Fig. 2 demonstrates the results in unit of MB/s achieved by second test using HD Tach benchmark where Intel products deliver by far the more volume 23% for average sequential read and 2.5% for read burst throughput. At the same time, Intel A and B products reduce system performance by consuming 24.5% and 14.8% more CPU utilization respectively than Samsung drives. However, all four derives optimize random access data throughput with 0.1ms.

## III. CONCLUSION

To support the ever increasing data volume of modern real time applications, users are always being in search of peak capacity storage devices with reasonable price. This trade-off is started been decreasing by new MLC flash drives. Therefore, MLC flash becoming ideal storage media for real time systems due to its attractive features like large capacity and high throughput in low cost. However, flash memory suffers by erase-before-write characteristic. This drawback imposes performance penalty on high throughput demanding systems. However, manufacturers are continuously trying to reduce this hurdle and provide good features to improve overall system performance.



Fig. 1. Response time of fresh and used drives in unit of Milliseconds (Lower is better).



Fig. 2. HD Tach: Average read and read burst throughput in unit of MB/s.

## ACKNOWLEDGMENT

We wish to thank Mr. Muneer Ali Shah Rizvi, Professor and Dean, Greenwich University Karachi Pakistan, and Mr. Wasif Ali Shah Rizvi, Plan & Controller, Huawei Technologies Pakistan (Pvt) Ltd. for their valuable time for reviewing the whole manuscript and responding with their helpful comments.

#### REFERENCES

- S. S. Rizvi and T. S. Chung, "PIYA Proceeding to intelligent service oriented memory allocation for flash based sensor devices in wireless sensor networks," in *Proc. Convergence and Hybrid Inf. Tech. (ICCIT* 08), 2008, pp. 625-630.
- [2] S. S. Rizvi and T. S. Chung, "PIYAS-Proceeding to intelligent service oriented memory allocation for flash based data centric sensor devices in wireless sensor networks," *Sensors*, vol. 10, no. 1, pp. 292-312, 2010.
- [3] S. S. Rizvi, and T. S. Chung, "VAQAR: Flash memory based long term in-network vital data sustainability and availability for data centric wireless sensor network applications," in *Proc. IEEE Youth Conf. Inf., Computing and Telecom. (YC-ICT 09)*, 2009, pp. 363-366.
- [4] S. S. Rizvi, and T. S. Chung, "Data storage framework on flash memory based SSD RAID 0 for performance oriented applications," in *Proc. Computer and Automation Engineering (ICCAE 10)*, 2010, pp. 126-128.
- [5] S. S. Rizvi, and T. S. Chung, "Data quality management for flash memory based read intensive embedded and multimedia applications," in *Proc. Embedded and Multimedia Computing (EM-Com 09)*, 2009, pp. 1-4.
- [6] T. S. Chung, D. J. Park, S. Park, D. H. Lee, S. W. Lee, and H. J. Song, "A survey of Flash Translation Layer," J. Syst. Architect, vol. 55, pp. 332-343, 2009.
- [7] S. S. Rizvi, Reliable Data Management Framework for Flash Storage Systems, VDM Verlag Dr. Müller, 2010.
- [8] S. S. Rizvi, T. S. Chung, "AMI: An Advanced Endurance Management Technique for Flash Memory Storage Systems," Int. Arab J. of Information Technology (IAJIT), vol. 8, no. 1, 2011.
- [9] S. S. Rizvi, T. S. Chung, "JAM: Justifiable Allocation of Memory with Efficient Mounting and Fast Crash Recovery for NAND Flash Memory File Systems," *Int. Arab J. of Information Technology (IAJIT)*, vol. 7, no. 4, 2010.
- [10] S. S. Rizvi, T. S. Chung, "Performance Evaluation of Indices based Query Optimization from Flash Based Data Centric Sensor Devices in Wireless Sensor Networks," *Int. J. of Distributed Sensor Networks* (*IJDSN*), Accepted (in press).
- [11] S. S. Rizvi, T. S. Chung, "A Reliable Storage Management Framework for Flash memory SSD based RAID Arrays," *Int. Review on Computers* and Software (I.RE.COS), vol. 6, no. 5, pp. 811-819, 2011.
- [12] S. S. Rizvi, T. S. Chung, "A Survey of Storage Management in Flash based Data Centric Sensor Devices in Wireless Sensor Networks," in *Proc. Communication Systems, Networks and Applications (ICCSNA* 10), vol. 1, pp. 1-4, Hong Kong, June 29~July 1, China, 2010.

- [13] S. S. Rizvi and T. S. Chung, "An Advanced and Reliable Initialization Technique using Virtual Clustering for Flash Memory based Embedded and Real Time Systems," in *Proc. Computer Sciences and Convergence Information Technology (ICCIT 11)*, Jeju Island, Republic of Korea, Nov. 29~Dec. 1, 2011.
- [14] S. S. Rizvi and T. S. Chung, "A Reliable Storage Management Framework for Flash based Embedded and Multimedia Systems experiencing Diverse Data Nature," in *Proc. Ubiquitous Information Management and Communication (ACM ICUIMC 11)*, Seoul, Korea, Feb. 21~23, 2011.
- [15] S. J. Kwon and T. S. Chung, "An Efficient and Advanced Spacemanagement Technique for Flash Memory Using Reallocation Blocks," *IEEE Trans. Consumer Elec.*, vol. 54, pp. 631-638, 2008.
- [16] P. L. Wu, Y. H. Chang, and T.W. Kuo, "A file-system-aware FTL design for flash-memory storage system," in *Proc. Design, Automation* & *Test in Europe Conference & Exhibition (DATE 09)*, 2009, pp. 393-398.
- [17] L. P. Chang, "Hybrid Solid-State Disks: Combining Heterogeneous NAND Flash in Large SSDs," in *Proc. Asia and South Pacific Design Automation Conference (ASP-DAC 08)*, 2008, pp. 428-433.
- [18] K. Y. Leea, H. Kimb, K. G. Woob, Y. D. Chungc, and M. H. Kima, "Design and implementation of MLC NAND flash-based DBMS for mobile devices," *J. Systems and Software*, vol. 82, no. 9, pp. 1447-1458, 2009.
- [19] S. S. Rizvi, and T. S. Chung, "Flash SSD vs HDD: High Performance Oriented Modern Embedded and Multimedia Storage Systems," in *Proc. Computer Engineering and Technology (ICCET 10)*, 2010, pp. 297-299.
- [20] Samsung SSD MMD0E56G5MXP-0VB 256GB PB22-J MLC Flash [Online].http://www.scan.co.uk/Product.aspx?WebProductId=994019
- [21] Samsung SSD CMFSSD-256GB P256 MLC Flash[Online]. http://computers.pricegrabber.com/hard-drives/m/720015776/details/s t=product\_link/sv=all\_details/
- [22] Intel X25-E SSD-32GB MLC Flash[Online]. http://computers.pricegrabber.com/hard-drives/m/96589717/details/st =product\_link/sv=all\_details/

- [23] Intel X25-M SSD-80GB MLC Flash[Online]. http://computers.pricegrabber.com/hard-drives/m/718671938/details/s t=product\_link/sv=all\_details/
- [24] HD Tach v3.01 Benchmark [Online].http://www.simplisoftware.com/Public/index.php?request=H dTach



**S. S. Rizvi** received the B.C.S. degree in Computer Science from Shah Abdul Latif University, Khairpur Pakistan, in 2003, and the M.C.S. degree in Computer Science from KASBIT University, Karachi Pakistan, in 2004, and M.S. degree in Computer Science from Mohammad Ali Jinnah University, Karachi Pakistan, in 2006, and Ph.D. degree in Information and Communication Engineering from Ajou University, Suwon, South Korea, in 2010. She is currently an

assistant professor at Department of Computer Sciences at Preston University, Islamabad, Pakistan. Her research interests include flash memory storages, data management, database systems, indexing structures, and wireless sensor networks.



**Tae-Sun Chung** received the B.S. degree in Computer Science from KAIST, in February 1995, and the M.S. and Ph.D. degree in Computer Science from Seoul National University, Korea, in February 1997 and August 2002, respectively. He is currently an associate professor at School of Information and Computer Engineering at Ajou University, Suwon, Korea. His current research interests include flash memory storages, XML databases, and database systems.